#### ECE 2560 Introduction to Microcontroller-Based Systems



#### Lecture 9

# Status Register, Conditional Sumps & From Control







#### Announcements



## Midterm 1 will be posted next Wednesday February 15 due Wednesday February 22 before class

- You will write code to complete a specific task on an array
- I will ask for one more layer of conditions Assignment Project Exam Help

What you need to know? Everything until the end of Lecture 11

- Instructions and addressing modes, array addressing
- Conditional jump instructions: cstutorcs
- Flow control" Loops and if statements in assembly (start)

Practice opportunity: Quiz 4 will be posted later today
due Wednesday February 15 before class

Office hours: Tuesdays 1 pm – 3 pm Dreese Lab 259

#### Status Register SR/R2



The core register R2 has a special function: Status Register SR



The C, Z, N, V flags are set/eleared after arithmetic and logic operations not after move

**Zero** is set when the result of an operation is 0 cleared when the result is not 0

**Negative** is set when the result of an operation is negative cleared when the result is positive

## Status Register SR/R2



The core register R2 has a special function: Status Register SR



Carry is set when the rest toperation produces a carry/borrow cleared when no carry/borrow occurs

Carry: overflow into 9th or 17th bit!

**signed oVerflow** is set when the result of an arithmetic operation overflows the signed-variable range

#### **Basic Arithmetic Instructions**



The **add** instruction adds the source to the destination

```
add.w
       src, dst
                  dst += source
```

The **sub** instruction subtracts the *source* from the *destination* 

```
Assignment Project Exam Help
```

https://tutorcs.com
There are multiple instructions with one operand

```
inc.w
         dst WeChat: cstutorcs
                            dst--
dec.w
         dst
                            dst += 2
incd.w
         dst
                            dst = 2
decd.w
         dst
```

All these instructions **modify** the destination and set the status bits in SR

### Example



The **zero** bit is set when the result of an arithmetic or logic operation is zero e.g.:

This is similar to if (https://tutorcs.com

We can check the zero bit and decide on the program flow

- If the zero bit is set, we know that src == dst
- If the zero bit is not set, we know that src != dst
   (There is an instruction to check if a bit is set or not: bit.w)

Instead: We use the correct conditional jump to control the program flow

## Comparison Only



Sometimes we want to set the status bits without changing the value of the destination

```
cmp.w src, dst
```

Assignment Project Exam Help

This instruction sets the status bits according to the outcome of (dst - src)

There is a special version WeChat: cstutorcs

tst.w dst

same as

cmp.w 0, dst

- does **not** change the value of dst
- only sets status bits according to operation (dst 0)

Then we use a conditional jump to control the program flow

#### Jump Instructions



Jumps can be unconditional or conditional

**Unconditional jump jmp:** always jump to the given label

e.g.

Loop: jmp Lassignment Project Exam Help

Syntax https://tutorcs.com

jmp label jump to label unconditionally WeChat: estutores

**Effect:** Program execution continues from instruction marked with label which can be before or after jmp instruction

jmp does not encode the absolute address of the label, but a relative offset

within ~ +/- 1 KiB

PC is updated by (PC + offset) offset > 0 if label is after jmp offset < 0 if label is before jmp

## Conditional Jump Instructions



There are two overlapping sets of conditional jump instructions

- named after the status bits set after an arithmetic/logic operation or
- based on an explicit comparison instruction cmp.w src, dst

## Assignment Project Exam Help Conditional jump instructions named after status bits

```
https://tutorcs.com
jump to label if carry set (i.e., C = 1)
jump to label if carry set (i.e., C = 0)
jump to label if negative (i.e., N = 1)
jump to label if zero (i.e., Z = 1)
jump to label if nonzero (i.e., Z = 0)
```

## Conditional Jump Instructions



#### Conditional jump instructions based on explicit comparison

src, dst

cmp.w

```
; emulated instruction cmp.w #0, dst
Assignment Project Exam Help
      tst.w
               dst
     jeq
           label
                      julnttps: qualtores.com
                                                                 jz
                                                                        label
                      jump if not equal WeChat: cstutorcs
     ine
           label
                                                                 jnz
                                                                       label
                      jump if higher or same - unsigned
     jhs
           label
                                                                 jc
                                                                       label
                      jump if lower – unsigned
     jlo
           label
                                                                 jnc
                                                                       label
                      jump if greater or equal – signed
     jge
           label
     jl
           label
                      jump if less than – signed
or
                      jump if less than - signed
     ilt
           label
```

; set status bits based on dst-src

ECE 2560 Introduction to Microcontroller-Based Systems – Irem Eryilmaz

#### Which Unconditional Jump to Use?



```
All you care is whether two values are equal or not cmp.w src, dst

jeq jne

You want to check for ordering – i.e., >= or < cmp.w src, dst

with signed values gnment Project Exam Help
```

jge https://tutorcs.com

with unsigned value WeChat: cstutorcs

jhs jlo

You care whether <u>one value</u> (e.g. result of operation or tst.w dst) is zero, nonzero, negative

jz jnz jn

You are working with the carry bit (e.g., bit.w)

jc jnc

#### Instructions and Status Bits



```
ADC(.B)
                               dst + C \rightarrow dst
                    dst
        ADD(.B)
                    src,dst
                               src + dst \rightarrow dst
        ADDC(.B) src,dst
                               src + dst + C \rightarrow dst
        AND(.B)
                   src,dst
                               src.and.dst \rightarrow dst
        BIC(.B)
                    src,dst
                               .not.src .and. dst → dst
        BIS(.B)
                    src,dst
                               src.or. dst \rightarrow dst
        BIT(.B)
                    src,dst
                               src .and. dst
        BR
                    dst
                               Branch to ......
                             ent Project Exam Help
        ENISSI (241) 1111
        CLR(.B) dst
                               Clear destination
        CLRC
                               Clear carry bit
        CLRN
                               Clear negative bit
        CLRZ
                               spetutores.com
        CMP(.B)
                    src.dst
                               dst - src
        DADC(.B) dst
                               dst + C → dst (decimal)
        DADD(.B)_src_dst
                               src + dst + C → dst (decimal)
                               hat: estutores
        DEC(.B)
                   MY
        DECD(.B) dst
                               dst - 2 \rightarrow dst
        DINT
                               Disable interrupt
        EINT
                               Enable interrupt
        INC(.B)
                               Increment destination, dst +1 → dst
                    dst
        INCD(.B)
                    dst
                               Double-Increment destination, dst+2→dst
        INV(.B)
                               Invert destination
                    dst
        JC/JHS
                    Label
                               Jump to Label if Carry-bit is set
        JEQ/JZ
                               Jump to Label if Zero-bit is set
                    Label
        JGE
                               Jump to Label if (N.XOR. V) = 0
                    Label
        JL
                               Jump to Label if (N .XOR. V) = 1
                    Label
        JMP
                    Label
                               Jump to Label unconditionally
                               Jump to Label if Negative-bit is set
        JN
                    Label
               Status bit always cleared
                                                  Status bit always set
Legend:
               Status bit cleared or set on results
                                                  Status bit not affected
           х
               Emulated Instructions
```

#### Instructions and Status Bits



```
JNC/JLO
                          Jump to Label if Carry-bit is reset
             Label
JNE/JNZ
             Label
                          Jump to Label if Zero-bit is reset
                          src \rightarrow dst
MOV(.B)
             src,dst
NOP
                          No operation
POP(.B)
                          Item from stack, SP+2 → SP
             dst
PUSH(.B) src
                          SP - 2 \rightarrow SP, src \rightarrow @SP
RETI
                          Return from interrupt
                                                                                   Х
                          IOS \rightarrow GR_SP + 2 \rightarrow SF
   Assignm
RET
                         Return from subroutine
                          TOS \rightarrow PC, SP + 2 \rightarrow SP
                        CRotate left anithmetically 111
RLA(.B)
RLC(.B)
                          Rotate left through carry
             dst
                                                                              Х
                                                                                       Х
                          MSB \rightarrow MSB \dots LSB \rightarrow C
RRA(.B)
             dst
                                                                              х
                                                                                       х
                          G \rightarrow MSB \dots LSB \rightarrow C
RRC(.B)
SBC(.B)
                         Subtract carnoftant destination
SETC
                          Set carry bit
SETN
                          Set negative bit
SETZ
                          Set zero bit
                          dst + .not.src + 1 → dst
SUB(.B)
             src,dst
SUBC(.B) src,dst
                          dst + .not.src + C \rightarrow dst
SWPB
             dst
                          swap bytes
SXT
             dst
                          Bit7 → Bit8 ...... Bit15
                                                                              х
TST(.B)
             dst
                          Test destination
                                                                              Х
                                                                                   Х
                                                                                       Х
XOR(.B)
             src,dst
                          src.xor. dst \rightarrow dst
                                                                              Х
                                                                                       Х
```

Legend:

- 0 The Status Bit is cleared
- x The Status Bit is affected
- Emulated Instructions

- 1 The Status Bit is set
- The Status Bit is not affected

## A Simple Loop



Add all numbers from 1 to 100

clr.w R5

Answer 100\*50.5 = 5050 16-bit unsigned integer

; Initialize accumulator R5 = 0



```
mod ssignment Project Exant Melpe
            add.w https://tutorces.comr4 and R4 = 1
                             ; R4++
                  WeChat: cstutorcs
            add.w R4, R5 ; R5 += R4 and R4 = 2
Repeat
            inc.w
                  R4
 100
times
                  R4, R5 ; R5 += R4 and R4 = 100
                                  As long as R4 <= 100
```

### A Simple Loop – Flowchart



